## **CS 449 Rec**

cache





#### **Announcements**

- HW 6 is out
  - Due Nov. 6
- Cache lab is out
  - Due Nov. 12

## **Schedule**

- Cache review
- Quizzes for the lab
- Cache tracing
- Next week: Cache lab

## (from textbook)



Figure 6.23 The memory hierarchy.

# Cache review (from lecture)

#### General Cache Organization (S, E, B)



### **Cache basics**

- Cache -> sets -> lines -> blocks (with bytes)
- Address of words: | t bits | s bits | b bits |
  - | tag | set index | block offset |
  - Word size = t+s+b
  - 2<sup>(t+s+b)</sup> addresses
- How to locate data?

## (from lecture)



### Locality

- Temporal
  - a memory location that is referenced once is likely to be referenced again multiple times in the near future
  - Repeated references to variables are good
- Spatial
  - the program is likely to reference a nearby memory location in the near future
  - Stride-1 reference patterns are good





## References (spatial locality)

```
a[0][0]
a[2][0]
a[0][1]
a[2][1]
a[0][2]
a[2][2]
a[0][3]
a[2][3]
```

VS

```
a[0][0]
    a[0][1]
    a[0][2]
    a[0][3]
    a[1][0]
 6)
    a[1][1]
    a[1][2]
    a[1][3]
    a[2][0]
10)
    a[2][1]
11)
    a[2][2]
    a[2][3]
```

## Hit/Miss

- Hit Rate (HR) = hits/accesses
- Miss Rate (MR) = misses/accesses = 1 Hit Rate
- Hit Time (HT) = Time to deliver a block in the cache to the processor
  - Includes time to check hit/miss
- Miss Penalty (MP) = Additional time required because of a miss
- Average Memory Access Time (AMAT) = HT + MR × MP

## (from textbook)

| Parameter                 | Description                                                               |  |  |  |
|---------------------------|---------------------------------------------------------------------------|--|--|--|
| Fundamental parameters    |                                                                           |  |  |  |
| S = 2 <sup>s</sup>        | Number of sets                                                            |  |  |  |
| E                         | Number of lines per set                                                   |  |  |  |
| B = 2 <sup>b</sup>        | Block size (bytes)                                                        |  |  |  |
| $m = \log_2(M)$           | Number of physical (main memory) address bits                             |  |  |  |
| Derived quantities        |                                                                           |  |  |  |
| $M=2^m$                   | Maximum number of unique memory addresses                                 |  |  |  |
| $s = \log_2(S)$           | Number of set index bits                                                  |  |  |  |
| $b = \log_2(B)$           | Number of block offset bits                                               |  |  |  |
| t = m — (s + b)           | Number of tag bits                                                        |  |  |  |
| $C = B \times E \times S$ | Cache size (bytes), not including overhead such as the valid and tag bits |  |  |  |

Figure 6.26 Summary of cache parameters.

## Quizzes

#### **IEC Prefixing System**

We often need to express large numbers and the preferred tool for doing so is the IEC Prefixing System!

| Kibi- | (Ki) | $2^{10}\approx 10^3$    | Pebi- ( | Pi) | $2^{50} \approx 10^{15}$ |
|-------|------|-------------------------|---------|-----|--------------------------|
| Mebi- | (Mi) | $2^{20}\approx 10^6$    | Exbi- ( | Ei) | $2^{60}\approx 10^{18}$  |
| Gibi- | (Gi) | $2^{30}\approx 10^9$    | Zebi- ( | Zi) | $2^{70}\approx10^{21}$   |
| Tebi- | (Ti) | $2^{40}\approx 10^{12}$ | Yobi- ( | Yi) | $2^{80}\approx 10^{24}$  |

#### **Prefix Exercises:**

Write the following as powers of 2. The first one has been done for you:

| 2 Ki-bytes = 2 <sup>11</sup> bytes | 64 Gi-bits =   | 16 Mi-integers =  |
|------------------------------------|----------------|-------------------|
| 256 Pi-pencils =                   | 512 Ki-books = | 128 Ei-students = |

Write the following using IEC Prefixes. The first one has been done for you:

| 2 <sup>15</sup> cats = <b>32 Ki-cats</b> | 2 <sup>34</sup> birds =  | 2 <sup>43</sup> huskies =   |
|------------------------------------------|--------------------------|-----------------------------|
| 2 <sup>61</sup> things =                 | 2 <sup>27</sup> caches = | 2 <sup>58</sup> addresses = |

| 2 Ki-bytes = <b>2</b> <sup>11</sup> bytes | 64 Gi-bits = 2 <sup>36</sup> bits    | 16 Mi-integers = 2 <sup>24</sup> integers  |
|-------------------------------------------|--------------------------------------|--------------------------------------------|
| 256 Pi-pencils = 2 <sup>58</sup> pencils  | 512 Ki-books = 2 <sup>19</sup> books | 128 Ei-students = 2 <sup>67</sup> students |

Write the following using IEC Prefixes. The first one has been done for you:

| 2 <sup>15</sup> cats = <b>32 Ki-cats</b> | 2 <sup>34</sup> birds = 16 Gi-birds    | 2 <sup>43</sup> huskies = 8 Ti-huskies       |
|------------------------------------------|----------------------------------------|----------------------------------------------|
| 2 <sup>61</sup> things = 2 Ei-things     | 2 <sup>27</sup> caches = 128 Mi-caches | 2 <sup>58</sup> addresses = 256 Pi-addresses |

## **Direct mapped**

#### Accessing a Cache (Hit or Miss?)

Assume the following caches all have block size K = 4 and are in the current state shown (you can ignore "-"). All values are shown in hex. Tag fields are NOT padded, while bytes of the cache blocks are shown in full. The word size for the machine with these caches is 12 bits (i.e. addresses are 12 bits long)

#### <u>Direct-Mapped</u>:

| Set | Valid | Tag | B0 | B1 | B2 | В3 |
|-----|-------|-----|----|----|----|----|
| 0   | 1     | 15  | 63 | B4 | C1 | A4 |
| 1   | 0     | _   | _  |    |    |    |
| 2   | 0     |     |    |    | 1  |    |
| 3   | 1     | D   | DE | AF | ВА | DE |
| 4   | 0     | _   | _  |    |    |    |
| 5   | 0     |     | -  | _  | -  |    |
| 6   | 1     | 13  | 31 | 14 | 15 | 93 |
| 7   | 0     |     | _  | _  |    |    |

| Set | Valid | Tag | B0 | B1 | B2 | В3 |
|-----|-------|-----|----|----|----|----|
| 8   | 0     | _   |    | _  |    | _  |
| 9   | 1     | 0   | 01 | 12 | 23 | 34 |
| Α   | 1     | 1   | 98 | 89 | СВ | BC |
| В   | 0     | 1E  | 4B | 33 | 10 | 54 |
| С   | 0     | _   | _  |    |    | _  |
| D   | 1     | 11  | C0 | 04 | 39 | AA |
| E   | 0     |     |    |    |    |    |
| F   | 1     | F   | FF | 6F | 30 | 0  |

| Offset bits: |  |
|--------------|--|
| Index bits:  |  |
| Tag bits:    |  |

|                         | Hit or Miss? | Data returned |
|-------------------------|--------------|---------------|
| a) Read 1 byte at 0x7AC |              |               |
| b) Read 1 byte at 0x024 |              |               |
| c) Read 1 byte at 0x99F |              |               |

#### **Answer**

- # of sets = 16
- # of bytes per block = 4
- $s = \log_2 16 = 4$
- $b = \log_2 4 = 2$
- t = 12 s b = 6

#### <u>Direct-Mapped</u>:

| Set | Valid | Tag | B0 | B1 | B2 | В3 |
|-----|-------|-----|----|----|----|----|
| 0   | 1     | 15  | 63 | В4 | C1 | A4 |
| 1   | 0     | _   | _  | _  | _  | _  |
| 2   | 0     | -   |    |    | 1  | _  |
| 3   | 1     | D   | DE | AF | BA | DE |
| 4   | 0     | _   | _  |    |    | _  |
| 5   | 0     | _   | _  | _  | _  | _  |
| 6   | 1     | 13  | 31 | 14 | 15 | 93 |
| 7   | 0     | _   | _  | _  |    | _  |

| Set | Valid | Tag | В0 | B1 | B2 | В3 |
|-----|-------|-----|----|----|----|----|
| 8   | 0     | _   | _  |    |    | _  |
| 9   | 1     | 0   | 01 | 12 | 23 | 34 |
| Α   | 1     | 1   | 98 | 89 | CB | BC |
| В   | 0     | 1E  | 4B | 33 | 10 | 54 |
| С   | 0     | _   | _  | _  | _  | _  |
| D   | 1     | 11  | C0 | 04 | 39 | AA |
| E   | 0     | _   | _  | _  |    | _  |
| F   | 1     | F   | FF | 6F | 30 | 0  |

Offset bits: 2

Index bits: 4

Tag bits: 6

#### **Answer**

a) 
$$t = 1E$$
;  $s = B$ ;  $b = 0$ 

b) 
$$t = 0$$
;  $s = 9$ ;  $b = 0$ 

c) 
$$t = 26$$
;  $s = 7$ ;  $b = 3$ 

#### <u>Direct-Mapped</u>:

| Set | Valid | Tag | В0 | B1 | B2 | В3  |
|-----|-------|-----|----|----|----|-----|
| 0   | 1     | 15  | 63 | В4 | C1 | A4  |
| 1   | 0     | _   | _  | _  | _  |     |
| 2   | 0     |     |    |    | _  |     |
| 3   | 1     | D   | DE | AF | BA | DE  |
| 4   | 0     | _   |    | _  | _  |     |
| 5   | 0     | _   | _  | _  | _  | _ ] |
| 6   | 1     | 13  | 31 | 14 | 15 | 93  |
| 7   | 0     | _   | _  | _  | _  | _ ] |

| Set | Valid | Tag | B0 | B1 | B2 | В3 |
|-----|-------|-----|----|----|----|----|
| 8   | 0     | 1   | -  | 1  | 1  | ı  |
| 9   | 1     | 0   | 01 | 12 | 23 | 34 |
| Α   | 1     | 1   | 98 | 89 | CB | BC |
| В   | 0     | 1E  | 4B | 33 | 10 | 54 |
| С   | 0     | _   | _  | _  | _  | _  |
| D   | 1     | 11  | C0 | 04 | 39 | AA |
| Е   | 0     | _   | _  | _  | _  | _  |
| F   | 1     | F   | FF | 6F | 30 | 0  |

Offset bits: 2

Index bits: 4

Tag bits: 6

|                         | Hit or Miss? | Data returned |
|-------------------------|--------------|---------------|
| a) Read 1 byte at 0x7AC | Miss         | _             |
| b) Read 1 byte at 0x024 | Hit          | 0x01          |
| c) Read 1 byte at 0x99F | Miss         | _             |

## 2-way Set Associative

#### 2-way Set Associative:

| Set | Valid | Tag | В0  | B1 | B2 | В3  |
|-----|-------|-----|-----|----|----|-----|
| 0   | 0     |     |     |    |    | _   |
| 1   | 0     | _   |     |    | _  |     |
| 2   | 1     | 3   | 4 F | D4 | A1 | 3B  |
| 3   | 0     | _   |     | _  | _  | _   |
| 4   | 0     | 6   | CA  | FE | F0 | 0 D |
| 5   | 1     | 21  | DE  | AD | BE | EF  |
| 6   | 0     | _   | _   | _  | _  | _   |
| 7   | 1     | 11  | 00  | 12 | 51 | 55  |

| Set | Valid | Tag | B0 | B1 | B2 | В3 |
|-----|-------|-----|----|----|----|----|
| 0   | 0     |     |    |    |    |    |
| 1   | 1     | 2F  | 01 | 20 | 40 | 03 |
| 2   | 1     | 0E  | 99 | 09 | 87 | 56 |
| 3   | 0     |     |    |    |    |    |
| 4   | 0     | _   |    |    |    | _  |
| 5   | 0     | _   |    |    | _  |    |
| 6   | 1     | 37  | 22 | В6 | DB | AA |
| 7   | 0     | _   |    |    |    |    |

Offset bits: \_\_\_\_\_
Index bits: \_\_\_\_\_
Tag bits: \_\_\_\_\_

|                         | Hit or Miss? | Data returned |
|-------------------------|--------------|---------------|
| a) Read 1 byte at 0x435 |              |               |
| b) Read 1 byte at 0x388 |              |               |
| c) Read 1 byte at 0x0D3 |              |               |

#### **Answer**

- # of sets = 8
- # of bytes per block = 4
- $s = \log_2 8 = 3$
- $b = \log_2 4 = 2$
- t = 12 s b = 7

#### 2-way Set Associative:

| Set | Valid | Tag | B0  | B1 | B2 | В3 |
|-----|-------|-----|-----|----|----|----|
| 0   | 0     | 1   |     | 1  |    | _  |
| 1   | 0     | _   | _   | _  | _  | ]  |
| 2   | 1     | 3   | 4 F | D4 | A1 | 3B |
| 3   | 0     | 1   | _   |    | _  | _  |
| 4   | 0     | 6   | CA  | FE | F0 | 0D |
| 5   | 1     | 21  | DE  | AD | BE | EF |
| 6   | 0     | _   | _   | _  | _  | _  |
| 7   | 1     | 11  | 00  | 12 | 51 | 55 |

| Set | Valid | Tag | В0 | B1 | B2 | В3 |
|-----|-------|-----|----|----|----|----|
| 0   | 0     | _   | _  | _  | _  |    |
| 1   | 1     | 2F  | 01 | 20 | 40 | 03 |
| 2   | 1     | 0E  | 99 | 09 | 87 | 56 |
| 3   | 0     | -   | _  | _  | _  | 1  |
| 4   | 0     |     |    |    |    | _  |
| 5   | 0     |     | _  | _  | _  | -  |
| 6   | 1     | 37  | 22 | В6 | DB | AA |
| 7   | 0     | _   | _  | _  | _  | _  |

Offset bits: 2

Index bits: 3

Tag bits: 7

#### **Answer**

a) 
$$t = 21$$
;  $s = 5$ ;  $b = 1$ 

b) 
$$t = 1C$$
;  $s = 2$ ;  $b = 0$ 

c) 
$$t = 6$$
;  $s = 4$ ;  $b = 3$ 

#### 2-way Set Associative:

| Set | Valid | Tag | B0  | B1 | B2 | В3 |
|-----|-------|-----|-----|----|----|----|
| 0   | 0     | 1   | _   | 1  | _  | _  |
| 1   | 0     | _   |     | _  | _  | _  |
| 2   | 1     | 3   | 4 F | D4 | A1 | 3B |
| 3   | 0     | _   | _   | _  | _  | _  |
| 4   | 0     | 6   | CA  | FE | F0 | 0D |
| 5   | 1     | 21  | DE  | AD | BE | EF |
| 6   | 0     | _   | _   | _  | _  | _  |
| 7   | 1     | 11  | 00  | 12 | 51 | 55 |

|     |       | _   |    |    |    |    |
|-----|-------|-----|----|----|----|----|
| Set | Valid | Tag | B0 | B1 | B2 | B3 |
| 0   | 0     | 1   | 1  | 1  | 1  | ı  |
| 1   | 1     | 2F  | 01 | 20 | 40 | 03 |
| 2   | 1     | 0E  | 99 | 09 | 87 | 56 |
| 3   | 0     | _   | _  | _  |    | ١  |
| 4   | 0     | _   |    | _  | _  | 1  |
| 5   | 0     | _   |    | _  | -  | 1  |
| 6   | 1     | 37  | 22 | В6 | DB | AA |
| 7   | 0     | _   | _  |    |    |    |
|     |       |     |    |    |    |    |

Offset bits: 2

Index bits: 3

Tag bits: 7

|                         | Hit or Miss? | Data returned |
|-------------------------|--------------|---------------|
| a) Read 1 byte at 0x435 | Hit          | 0xAD          |
| b) Read 1 byte at 0x388 | Miss         | _             |
| c) Read 1 byte at 0x0D3 | Miss         | _             |

## **Fully Associative**

#### **Fully Associative:**

| Set | Valid | Tag | В0 | B1  | B2 | В3 |
|-----|-------|-----|----|-----|----|----|
| 0   | 1     | 1F4 | 00 | 01  | 02 | 03 |
| 0   | 0     | _   |    |     |    |    |
| 0   | 1     | 100 | F4 | 4 D | EE | 11 |
| 0   | 1     | 77  | 12 | 23  | 34 | 45 |
| 0   | 0     | _   | _  |     | _  | _  |
| 0   | 1     | 101 | DA | 14  | EE | 22 |
| 0   | 0     | _   |    |     |    |    |
| 0   | 1     | 16  | 90 | 32  | AC | 24 |

| Set | Valid | Tag | B0 | B1 | B2 | В3 |
|-----|-------|-----|----|----|----|----|
| 0   | 0     |     |    |    |    |    |
| 0   | 1     | AB  | 02 | 30 | 44 | 67 |
| 0   | 1     | 34  | FD | EC | ВА | 23 |
| 0   | 0     | _   |    |    | _  |    |
| 0   | 1     | 1C6 | 00 | 11 | 22 | 33 |
| 0   | 1     | 45  | 67 | 78 | 89 | 9A |
| 0   | 1     | 1   | 70 | 00 | 44 | A6 |
| 0   | 0     | _   | _  |    | _  |    |

Offset bits: \_\_\_\_\_
Index bits: \_\_\_\_\_
Tag bits: \_\_\_\_\_

|                         | Hit or Miss? | Data returned |
|-------------------------|--------------|---------------|
| a) Read 1 byte at 0x1DD |              |               |
| b) Read 1 byte at 0x719 |              |               |
| c) Read 1 byte at 0x2AA |              |               |

#### **Answer**

- # of sets = 1
- # of bytes per block = 4
- $s = \log_2 1 = 0$
- $b = \log_2 4 = 2$
- t = 12 s b = 10

#### **Fully Associative**:

| Set | Valid | Tag | B0 | B1  | B2 | В3 |
|-----|-------|-----|----|-----|----|----|
| 0   | 1     | 1F4 | 00 | 01  | 02 | 03 |
| 0   | 0     | _   | _  |     |    |    |
| 0   | 1     | 100 | F4 | 4 D | EE | 11 |
| 0   | 1     | 77  | 12 | 23  | 34 | 45 |
| 0   | 0     | _   | _  | _   | _  |    |
| 0   | 1     | 101 | DA | 14  | EE | 22 |
| 0   | 0     |     |    |     |    | _  |
| 0   | 1     | 16  | 90 | 32  | AC | 24 |

| Set | Valid | Tag | В0 | B1 | B2 | В3 |
|-----|-------|-----|----|----|----|----|
| 0   | 0     | _   |    |    |    |    |
| 0   | 1     | AB  | 02 | 30 | 44 | 67 |
| 0   | 1     | 34  | FD | EC | BA | 23 |
| 0   | 0     | _   |    |    |    | _  |
| 0   | 1     | 1C6 | 00 | 11 | 22 | 33 |
| 0   | 1     | 45  | 67 | 78 | 89 | 9A |
| 0   | 1     | 1   | 70 | 00 | 44 | A6 |
| 0   | 0     |     |    |    |    |    |

Offset bits: 2

Index bits: 0

Tag bits: 10

#### **Answer**

a) 
$$t = 77$$
;  $s = 0$ ;  $b = 1$ 

b) 
$$t = 1C6$$
;  $s = 0$ ;  $b = 1$ 

c) 
$$t = AA; s = 0; b = 2$$

#### **Fully Associative**:

| Set | Valid | Tag | В0 | B1  | B2 | В3 |
|-----|-------|-----|----|-----|----|----|
| 0   | 1     | 1F4 | 00 | 01  | 02 | 03 |
| 0   | 0     | -   | _  | _   | _  | _  |
| 0   | 1     | 100 | F4 | 4 D | EE | 11 |
| 0   | 1     | 77  | 12 | 23  | 34 | 45 |
| 0   | 0     |     | _  | _   | _  | _  |
| 0   | 1     | 101 | DA | 14  | EE | 22 |
| 0   | 0     |     |    | _   | _  | _  |
| 0   | 1     | 16  | 90 | 32  | AC | 24 |

| Set | Valid | Tag | B0 | B1 | B2 | В3 |
|-----|-------|-----|----|----|----|----|
| 0   | 0     | 1   | _  | _  |    | 1  |
| 0   | 1     | AB  | 02 | 30 | 44 | 67 |
| 0   | 1     | 34  | FD | EC | BA | 23 |
| 0   | 0     |     | _  | _  | _  | _  |
| 0   | 1     | 1C6 | 00 | 11 | 22 | 33 |
| 0   | 1     | 45  | 67 | 78 | 89 | 9A |
| 0   | 1     | 1   | 70 | 00 | 44 | A6 |
| 0   | 0     |     | _  | _  |    |    |

Offset bits: 2

Index bits: 0

Tag bits: 10

|                         | Hit or Miss? | Data returned |
|-------------------------|--------------|---------------|
| a) Read 1 byte at 0x1DD | Hit          | 0x23          |
| b) Read 1 byte at 0x719 | Hit          | 0x11          |
| c) Read 1 byte at 0x2AA | Miss         | _             |

### Miss rate

#### **Code Analysis**

Consider the following code that accesses a <u>two-dimensional</u> array (of size  $64 \times 64$  ints). Assume we are using a direct-mapped, 1 KiB cache with 16 B block size.

- a) What is the miss rate of the execution of the entire loop?
- b) What code modifications can <u>change</u> the miss rate? Brainstorm before trying to analyze.

c) What cache parameter changes (size, associativity, block size) can change the miss rate?

Consider the following code that accesses a <u>two-dimensional</u> array (of size  $64 \times 64$  ints). Assume we are using a direct-mapped, 1 KiB cache with 16 B block size.

- a) What is the miss rate of the execution of the entire loop? Every block can hold 4 ints (16B/4B per int), so we will need to pull a new block from memory every 4 accesses of the array. This means this miss rate is  $\frac{4 \text{ bytes per int}}{16 \text{ bytes per block}} = \frac{1 \text{ block}}{4 \text{ ints}} = 0.25 = 25\%$ 
  - → Assume cache starts empty
  - → Remember how 2D arrays are laid out in memory (image from lecture slides, for a 3 x 4 array). The miss rate would be higher if we iterated through rows in each column.

#### Layout in Memory



→ Miss rate = #misses/#references, we'll miss once for every 4 ints we read in

Consider the following code that accesses a <u>two-dimensional</u> array (of size  $64 \times 64$  ints). Assume we are using a direct-mapped, 1 KiB cache with 16 B block size.

- b) What code modifications can <u>change</u> the miss rate? Brainstorm before trying to analyze. Possible answers: switch the loops (i.e. make j the outer loop and i the inner loop), switch j and i in the array access, make the array a different type (e.g. char[][], long[][], etc.), make array an array of Linked Lists or a 2-level array, etc.
  - → See comments on loop switching on previous slide
  - → Switching to a narrower/wider datatype would imply that more/fewer values would fit within each block, implying a lower/higher miss rate.
  - → Linked lists would make the situation less predictable (memory locations might not be contiguous...)

Consider the following code that accesses a <u>two-dimensional</u> array (of size  $64 \times 64$  ints). Assume we are using a direct-mapped, 1 KiB cache with 16 B block size.

c) What cache parameter changes (size, associativity, block size) can <u>change</u> the miss rate? Let's consider each of the three parameters individually.

First, let's consider modifying the size of the cache. Will it change the miss rate?

No, it doesn't matter how big the cache is in this case (if the block size doesn't change). We will still be pulling the same amount of data each miss, and we will still have to go to memory every time we exhaust that data

<u>Summary</u>: A larger cache won't improve the miss rate, since we need to fetch each new block regardless.

Consider the following code that accesses a <u>two-dimensional</u> array (of size  $64 \times 64$  ints). Assume we are using a direct-mapped, 1 KiB cache with 16 B block size.

c) What cache parameter changes (size, associativity, block size) can <u>change</u> the miss rate? Let's consider each of the three parameters individually.

First, let's consider modifying the size of the cache. Will it change the miss rate?

No, it doesn't matter how big the cache is in this case (if the block size doesn't change). We will still be pulling the same amount of data each miss, and we will still have to go to memory every time we exhaust that data

Next, let's consider modifying the associativity of the cache. Will it change the miss rate? No, this is helpful if we want to reduce conflict misses, but since the data we're accessing is all in contiguous memory (thanks arrays!), booting old data to replace it with new data isn't an issue.

<u>Summary</u>: Since we're moving through contiguous locations in memory, the new blocks will map onto different sets (switching to 2-way associative would make more of a difference if we were frequently pulling in blocks with conflicting set indices).

Consider the following code that accesses a <u>two-dimensional</u> array (of size  $64 \times 64$  ints). Assume we are using a direct-mapped, 1 KiB cache with 16 B block size.

c) What cache parameter changes (size, associativity, block size) can <u>change</u> the miss rate? Let's consider each of the three parameters individually.

First, let's consider modifying the size of the cache. Will it change the miss rate?

No, it doesn't matter how big the cache is in this case (if the block size doesn't change). We will still be pulling the same amount of data each miss, and we will still have to go to memory every time we exhaust that data

Next, let's consider modifying the associativity of the cache. Will it change the miss rate? No, this is helpful if we want to reduce conflict misses, but since the data we're accessing is all in contiguous memory (thanks arrays!), booting old data to replace it with new data isn't an issue.

Finally, let's consider modifying the block size of the cache. Will it change the miss rate? Yes, bigger blocks mean we pull bigger chunks of contiguous elements in the array every time we have a miss. Bigger chunks at a time means fewer misses down the line. Likewise, smaller blocks increase the frequency with which we need to go to memory (think back to the calculations we did in part (a) to see why this is the case)

<u>Summary</u>: Larger blocks → less frequent fetches from lower levels of memory hierarchy → lower miss rate.

Consider the following code that accesses a <u>two-dimensional</u> array (of size  $64 \times 64$  ints). Assume we are using a direct-mapped, 1 KiB cache with 16 B block size.

c) What cache parameter changes (size, associativity, block size) can <u>change</u> the miss rate? Let's consider each of the three parameters individually.

First, let's consider modifying the size of the cache. Will it change the miss rate?

No, it doesn't matter how big the cache is in this case (if the block size doesn't change). We will still be pulling the same amount of data each miss, and we will still have to go to memory every time we exhaust that data

Next, let's consider modifying the associativity of the cache. Will it change the miss rate? No, this is helpful if we want to reduce conflict misses, but since the data we're accessing is all in contiguous memory (thanks arrays!), booting old data to replace it with new data isn't an issue.

Finally, let's consider modifying the block size of the cache. Will it change the miss rate?

Yes, bigger blocks mean we pull bigger chunks of contiguous elements in the array every time we have a miss. Bigger chunks at a time means fewer misses down the line. Likewise, smaller blocks increase the frequency with which we need to go to memory (think back to the calculations we did in part (a) to see why this is the case)

So, in conclusion, changing block size can change the miss rate. Changing size or associativity will NOT change the miss rate.

NOTE: Remember that the results we got were for this specific example. There are some code examples in which changing the size or associativity of the cache will change the miss rate.

https://www.cs.pitt.edu/~vinicius/cachesim/



https://www.cs.pitt.edu/~vinicius/cachesim/

#### At the top you'll see 4 boxed regions:

| • | System Parameters † | This lets you pl | ay around with the structure, | format of the cache |
|---|---------------------|------------------|-------------------------------|---------------------|
|---|---------------------|------------------|-------------------------------|---------------------|

- Manual Memory Access † This is where you actually make reads and writes to memory
- <u>History</u>
   An interactive log of executed accesses. You can type/paste accesses here, too!
- <u>Simulation Messages</u> Describes the most recent actions made by the simulator.

<sup>†</sup> These include "Explain" toggles that walk you through execution step-by-step.

## Practice questions

| a) Set the following System Parameters (but <i>don't</i> generate the system yet): |                                                                                                                                                                                                                 |  |  |  |  |
|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                                                                                    | $\underline{Address\ Width} \rightarrow 6$ , $\underline{Cache\ Size} \rightarrow 16$ , $\underline{Block\ Size} \rightarrow 4$ , $\underline{Associativity} \rightarrow 2$ , leave the rest at default values. |  |  |  |  |
|                                                                                    | Based on just the system parameter numbers above shown, predict the following:                                                                                                                                  |  |  |  |  |
|                                                                                    | i) Highest memory address: 0b ii) Number of sets in cache:                                                                                                                                                      |  |  |  |  |
|                                                                                    | [Click "Generate System" to verify your responses]                                                                                                                                                              |  |  |  |  |
| b)                                                                                 | We are about to <b>READ</b> the byte at the address <b>0x2A</b> . Predict the following:                                                                                                                        |  |  |  |  |
|                                                                                    | i) This block will be placed in set #: ii) The stored tag bits will be: 0b                                                                                                                                      |  |  |  |  |
|                                                                                    | iii) The 4 bytes of $data$ in this block are (in order): $0x_{_{_{_{_{_{_{_{_{_{_{_{_{_{_{_{_{_}}}}}}$                                                                                                          |  |  |  |  |
|                                                                                    | [Enter "2a" into the Read Addr and click "Read" to verify your responses]                                                                                                                                       |  |  |  |  |
| c)                                                                                 | We are about to WRITE the byte 0xB1 to the address 0x1B. Predict the following:                                                                                                                                 |  |  |  |  |
|                                                                                    | i) This block will be placed in set #: ii) The stored tag bits will be: <code>Ob</code>                                                                                                                         |  |  |  |  |
|                                                                                    | [Enter "1b" into the Write Addr and "b1" into the Write Byte and then click "Write" to verify your responses                                                                                                    |  |  |  |  |
|                                                                                    | iii) Notice that the value of the byte at address $0x1B$ is different in the cache and memory.                                                                                                                  |  |  |  |  |
|                                                                                    | What indicates this disparity in the cache?                                                                                                                                                                     |  |  |  |  |
|                                                                                    | What would have happened if our write miss policy were "No Write-Allocate" instead?                                                                                                                             |  |  |  |  |

## (cont.)

| d) |                                                                           |                     |                         |                 |
|----|---------------------------------------------------------------------------|---------------------|-------------------------|-----------------|
|    | i) This block will be placed in set #:                                    | ii) The stored      | tag bits will be: 0b_   |                 |
|    | iii) Will this access cause a conflict/replacement? (                     | circle one)         | Yes                     | No              |
|    | iv) If yes, which block will be evicted? (circle one)                     |                     | Read from (b)           | Write from (c)  |
|    | [Enter "01" into the Read Addr and click "Read" to ver                    | rify your response. | s]                      |                 |
| e) | We are about to <b>WRITE</b> the byte <b>0xE9</b> to the address <b>0</b> | following:          |                         |                 |
|    | i) This block will be placed in set #:                                    | ii) The stored      | tag bits will be: 0b_   |                 |
|    | iii) Will this access cause a conflict/replacement? (                     | circle one) Yes     | No                      |                 |
|    | iv) If yes, which block will be evicted?                                  | Read from (b)       | Write from (c)          | Read from (d)   |
|    | [Enter "1c" into the Write Addr and "e9" into the Writ                    | e Byte and then cl  | ick "Write" to verify v | our responses l |

## (cont.)

**f)** At this point, your **History** should show:

*Append* the bolded text below so that your History looks like:

[Click "Load." You'll notice that " = ?" is appended to each of these new memory accesses]

Predict if '?' will resolve to Hit (H) or Miss (M) for each of the new accesses:

i) 
$$W(0x03, 0xff) = _____$$
 ii)  $R(0x27) = _____$ 

ii) 
$$R(0x27) =$$
\_\_\_\_\_

iii) 
$$R(0x10) =$$
\_\_\_\_\_

[Click the down arrow ( $\downarrow$ ) to verify your responses for each access]

## (cont.)

g) The cache, after the 8 executions detailed above, should look like this:



The small numbers on the right (outside of the sets) indicate how recently used each line is within the set, with smaller numbers being *more recently* used).

- i) An LRU replacement policy will evict which block on the next conflict in set 0? Line 1
  - Line 1 Line 2

- ii) What is one benefit of using LRU over Random?
- iii) What is one benefit of using Random over LRU?

h) If we were to flush the cache right now how many bytes in memory would change?

How many bytes would change if we were using Write Through instead of Write Back?

Can you explain why these numbers are the same/different? (if not, try changing the write hit policy and rerunning using the history above).









#### 80%

#### **Cache Simulator**

⇧

←) → G.



## **Cache tracing**

- Load vs Store
  - L: from memory to cache (read)
  - S: from cache to memory (write)
- Trace file (.trace); e.g. L 0,4 S 8,4

## **Example**

## (Summary from lecture)

#### Memory Hierarchy

- Successively higher levels contain "most used" data from lower levels
- Exploits temporal and spatial locality
- Caches are intermediate storage levels used to optimize data transfers between any system elements with different characteristics

#### Cache Performance

- Ideal case: found in cache (hit)
- Bad case: not found in cache (miss), search in next level
- Average Memory Access Time (AMAT) = HT + MR × MP
  - Hurt by Miss Rate and Miss Penalty